

### TID Total lonizing Dose

Radiation Environment and its Effects in EEE Components and Hardness Assurance for Space Applications

Presenter: Marc Poizat

ESA UNCLASSIFIED - For Official Use

#### **Space environment radiation sources**







**Solar flares** 







After Ecoffet & Gerardin, RADECS 2015



#### Main radiation effects in EEE components





#### **Radiation Units**



TID: Deposited energy 1 Gray = 1 J/kg (International System Unit)

Commonly used unit: rad (Radiation Absorbed Dose)

$$1 \text{ Gy} = 100 \text{ rad}$$

$$\Delta E = \Delta E_{\text{ionization}} + \Delta E_{\text{displacement}}$$

Energy to create one electron-hole pair:

- •In SiO<sub>2</sub>:  $\sim$ 17 eV =>  $\sim$ 7.8 10<sup>12</sup> e-/h pair per rad.cm<sup>3</sup>
- •In Si: 3.6 eV =>  $4 \cdot 10^{13}$  e-/h pair per rad.cm<sup>3</sup>

DD: Energy to create displacement damage

•In Si: 21 eV

ESA UNCLASSIFIED - For Official Use

#### **Ionizing and Non-Ionizing Energy Loss**





Ionizing Energy Loss (IEL)

NIEL: energy that goes into displacements, about 0.1% of total energy

[C. Marshall, Short-course notes, NSREC 1999]







- Creation of electron-hole pairs after thermalization of high-energy electrons (delta-rays)
- If Energy of generated electrons and holes > minimal energy required for electron-hole pair creation then they can themselves generate supplementary pairs
- TID has a significant effect in insulators (SiO<sub>2</sub>, NO, HfO<sub>2</sub>...)

ESA UNCLASSIFIED - For Official Use

Radiation environment and its effects in EEE components and hardness assurance for space applications, CERN-ESA-SSC workshop

## **Energy deposited by photons or ions: uniformed or localized**



- Ionising particles in space generate secondary electrons
- Generated electrons themselves are very energetic wrt energies of valence electrons and even core electrons of atoms



[J.L. Leray, NSREC short-course 1999]

### Fraction of un-recombined holes (yield) decreases at low electric fields





After F. B. McLean and T. R. Oldham, HDL Technical Report, No. HDL-TR-2129 (1987) and M. R. Shaneyfelt, et al., (1991)

Before radiationgenerated electrons leave the oxide some fraction will recombine with holes Fraction of unrecombined holes depends on oxide electric field, type and **energy** of incident particle



### TOTAL DOSE EFFECTS IN MOS TECHNOLOGY





































### Radiation induced charging of gate oxide in N-Channel MOSFET





- (A) Applying adequate Vg on gate creates conducting channel between Source and Drain: the device is ON
- (B) Due to ionizing radiation, charges trapped in gate oxide cause shift in Vthreshold necessary to turn device ON. If shift significant enough then transistor cannot be turned OFF even at Vg = 0V -> failed transistor (depletion mode).

ESA UNCLASSIFIED - For Official Use

### Ionizing Radiation induced charge trapping and interface state generation in MOS Structure





[McLean & Oldham, 2003]

With the application of a positive gate bias, holes transport to the Si/Si02 interface.

Close to the interface there are a large number of oxide vacancies due to the out-diffusion of oxygen in the oxide and lattice mismatch at the surface. These oxide vacancies can act as trapping centers. As holes approach the interface, some fraction of the holes will become trapped.

- 1. Generation of e/h pairs (17eV/pair in SiO2) by incoming ionising particles, followed by,
- 2. Prompt recombination (depends on radiation source and electrical field)
- 3. Transport of free carrier remaining in the oxide with application of positive gate bias to the Si/SiO2 interface. Close to the interface, large number of oxide vacancies due to out-diffusion of oxygen in the oxide and lattice mismatch
- 4. Formation of trapped charge via hole trapping in defect precursor sites OR formation of interface traps via reaction with hydrogen in SiO2
- → All this results in an induced electric field added to the applied existing one in the functioning component which affects the electrical parameters.
- → Thick oxides are particularly sensitive to TID.

### Threshold-voltage shifts in MOS transistors: contribution of oxide traps and interface traps





- For both p and n-channel transistors: trapped holes (+) in <u>oxide traps</u> induce negative Vth shift
- For p-channel transistors: interface traps are mostly + causing Vt shifts
- For n-channel transistors: interface traps are mostly causing + Vt shifts

#### **Buildup of Oxide-Trapped Charge is Maximum Shortly after Irradiation**





#### Oxide-trapped charge:

- Can neutralize in time after irradiation
- Neutralization follows a transient annealing curve which is independent of dose rate

After D. M. Fleetwood, et al., IEEE Trans. Nucl. Sci. 35, 1497 (1988)



















# **Interface-Trap Buildup Can Take Thousands Of Seconds To Saturate**





#### **Interface traps:**

- Do not normally anneal at room temperature
- Reduce carrier mobility
- Interface-Trap buildup follows a single response curve independent of the dose-rate of the radiation source

After M. R. Shaneyfelt, et al., IEEE Trans. Nucl. Sci. 39, 2244 (1992)

#### Annealing of the oxide trapped charge



<u>Tunnel</u> annealing of electrons from Si to oxide traps (spatial and logtime dependence)

<u>Thermal</u> annealing by emission of electrons from oxide valence band into oxide traps (energy and temperature dependence)



ESA UNCLASSIFIED - For Official Use

## Charge buildup in field oxides cause large increase of the lateral transistor leakage current







Ferlet HDR05



- Charge trapped in the isolation acts as lateral parasitic transistor
- Field oxide leakage current limits radiation hardness of most commercial ICs

#### **Technology hardening**



Technology hardening is possible for example by doping under the field oxide but such trade-off is often at the expense of electrical



ESA UNCLASSIFIED - For Official Use

#### **Technology hardening**



Another source of radiation-induced leakage current is the parasitic "inter-device" transistor



Inter-device leakage can be mitigated with p+ quard ring but at the expense of area



[R. C. Lacoe, et. al. TNS Dec. 2000]

























#### TID Hardening by design techniques (1)



Hardness by design methodology: examples of techniques for designing TID-hardened ICs







ESA UNCLASSIFIED - For Official Use

#### TID Hardening by design techniques (2)





Area Comparison – 2NAND Logic Gate

#### Effects of bias in MOS structures



Bias has a strong influence on the radiation response

Powering down a device can sometimes improve radiation response

Powered device is not always worst case





After Space Radiation Effects on Microelectronics course from JPL, J.F. Conley

ESA | 09-10/05/2017 | Slide 22

#### Rebound effect





ICs that pass after irradiation may fail after a "rebound" anneal due to annealing of oxidetrap charge.

It is recommended not to use devices subject to "rebound" effects.

After J. R. Schwank, et al., IEEE Trans. Nucl. Sci. NS-31, 1453 (1984)

ESA UNCLASSIFIED - For Official Use

### Micro-Dose Effects



- Microdose effects are caused by a single heavy ion
- First observed on SRAMs:
  - Charges deposited by incoming ion can cause Vt shift
  - Vt shift can result in leakage current > max current that can flow through drain junctions -> if so, a bit can be stuck
- Stuck bits can also be caused by gate rupture
- Lattice structure of insulators can be affected by single ion resulting in latent defects -> small leakage currents Soft Breakdown (SBD).



- SBDs reveal stuck bits after life tests
- SBDs affects e.g. floating gate NAND Flash resulting in increased retention failures (figure left following irradiation with Xe ion, LET=54MeV.cm<sup>2</sup>/mg)

Oldham et. al., IEEE TNS, vol.52, no6, pp2366-72, (2005)

ESA UNCLASSIFIED - For Official Use

































### TOTAL DOSE EFFECTS IN BIPOLAR TECHNOLOGY

#### **Effects in Bipolar devices (1)**



The passivation oxide layer (protection) is thicker than in CMOS



Process similar to MOS devices: Charge trapping + Interface States

$$\beta = I_C / I_B$$

Main effects

- Increase of I<sub>B</sub>
- Gain degradation (β or h<sub>FE</sub>)
- Leakage

Lower-quality oxide



Greater Damage



ESA UNCLASSIFIED - For Official Use

#### Effects in Bipolar devices (2)



- Charges trapped in base oxide partially invert the base leading to increased collector current (even when base unbiased)
- When base turned on, collector current increases less than expected therefore gain is reduced
- Mechanism similar for vertical NPN and lateral PNP but lateral PNP much more TID sensitive



Vertical NPN: trapped charge in base oxide causes reduced gain



Lateral PNP: current base conduction along the surface under base oxide leading to greater effect because closer to oxide defects

ESA UNCLASSIFIED - For Official Use

After Schmidt et. al. IEEE TNS, NS-42,1541











#### Enhanced Low Dose Rate Sensitivity (ELDRS) - (1)

- ELDRS is complex phenomenon, depends on manufacturing process and technology
- Numerous models in the literature attempting to explain ELDRS:
  - could be due to charge build-up in space oxide above E-B junction
  - most models based on fact that main difference btw high and low dose rate caused by lower mobility of protons than holes, also indicating dependency on applied electric field
- Discrete transistors hardly affected by ELDRS
- PNP generally more ELDRS sensitive due to thicker oxide. Lateral PNP suffer higher degradation due to high current flowing near Si/SiO2 interface.



ESCC 22900 MIL-STD 883 1019.8

[Johnston 1994]

#### **Enhanced Low Dose Rate Sensitivity (ELDRS) - 2**



- ELDRS is a true dose rate effect (TDRE), not time dependent effect (TDE) as sometimes observed in CMOS devices.
- True dose rate effect: "A true dose rate effect is observed if, for a given total dose exposure, the degradation after irradiation at low dose rate is different than the degradation at a higher dose rate followed by a room temperature anneal period at least equivalent to the low dose rate exposure time." (ESCC22900)



[Shaneyfelt et. al., IEEE TNS NS47, no6, 2539-45, Dec. 2000)]



### **ELDRS** in space





[J.L. Titus, 1999]

Input bias current vs total dose for NSC LM139 and LM124 in a space experiment and for various ground tests at different dose rates. This data is still valid!































## Examples of TID effects on EEE components

#### Wide range in TID response





IC Function Compilation from Radiation Effect data workshops between 2002 and 2004

[P. E. Dodd, RADECS Short-course 2009]

- Real systems use variety of IC technology generations for which TID hardness is not guaranteed.
- Radiation response of parts in a system vary over a wide range
- Overall system response limited by its weakest component
- No generic behaviour per circuit family or technology node
- No scaling rule from one generation to the next
- Testing is required to assess TID hardness
- In-flight TID related anomalies are rare (Hipparcos but operated in geo transfer orbit instead of geo)







[Shaneyfelt et. al., TNS 2008]























#### Potential TID induced increase in rush current in FPGAs at power-up





Final presentation by TRAD (B. Vandevelde), ESA contract #4000102704/10/NL/EM

- Increase in surge currents at power-up of FPGAs with increasing TID levels have been observed (Actel and Xilinx) in some studies
- ESA activity on 4 FPGA types (Microsemi RTAX1000S, Xilinx XC4VFX40, ATMEL AT40 and ATF280F) with various startup profiles (fast and slow voltage ramps) showed no significant differences in power-up currents with increasing TID levels
- Nevertheless, such investigations are recommended when performing TID evaluation/qualification tests on FPGAs























#### **TID** in Flash memories (1)

Single-Level-Cell Flash memories: 16Gbit Micron MT29F16G08ABABA 34nm technology node. TID tolerance ~65krad.



ESA Contract 2011-2012 RFQ3-13074/10/NL/PA M. Bagatin, S. Gerardin, A. Paccagnella, Università di Padova































Multi-Level-Cell (two bit per cell), 32Gbit Micron MT29F32G08CBACA (25nm technology) do not behave as well: TID tolerance ~20krad



ESA Contract 2011-2012 RFQ3-13074/10/NL/PA
M. Bagatin, S. Gerardin, A. Paccagnella, Università di Padova

## **TID** in Flash memories (3)



Significant sample-to-sample variation is observed on the TID sensitivity, for the same procurement batch between tested samples (applies to all COTS as well)

8-Gbits NAND-Flash, Samsung & ST



[Schmidt, et al. IDA, 2008] under ESA contract

#### 8-Gbits NAND-Flash, Samsung



Min and max shifts for biased vs unbiased tests: 10 + 8 samples

Dose [krad(H2O)]

#### Synergy: Influence of TID on SEE sensitivity? (1)



- Synergistic effect of TID on SEE sensitivity reported by some US teams on memory devices
- An ESA study on this potential synergistic effect in the frame of the JUICE mission where expected TID levels >> Earth orbiting or interplanetary missions on 4 test vehicles initiated in 2011

|              | AD9042        | AD558         | MT29F4G08AAC        | R1RW0416                             |
|--------------|---------------|---------------|---------------------|--------------------------------------|
| Manufacturer | Analog Device | Analog Device | Micron              | Renesas                              |
| Date code    | 1314          | 1116          | 1346                | 1350                                 |
| Туре         | ADC 12bit     | DAC 8bit      | NAND flash          | SRAM 16Mb 8bit                       |
|              |               |               | 1350 I-7            | RIRMO416DSB<br>CHINA 2PI<br>946NZ003 |
| Effects      | SEU, SET, SEL | SET, SEL      | SEU, MBU, SEL, SEFI | SEU, MBU, SEL                        |































## **Synergy: Influence of TID on SEE sensitivity? (2)**



 No measurable impact of increasing TID (> 100krad) on SEE sensitivity (saturated cross section and LETthreshold) observed on any of the 4 reference types, regardless of biasing conditions during TID tests.

#### Results on SRAM R1RW0416 from Renesas:



#### Results on AD558 from Analog device:



Final presentation by TRAD, <u>TID influence on the SEE sensitivity of active EEE</u> components, ESA contract #4000111336/14/NL/SW

## **Technological Trends (1)**



- Moore's law scaling mostly beneficial: highly scaled CMOS technologies (with standard design) tend to be less sensitive to TID:
- Downscaling implies thinner gate oxides:
  - Improves TID hardness (less oxide traps)
  - Lower gate leakage with TID
  - > But possible rising concern with defects and DD effects
- Junction temperature is often high (~100° C) → auto-annealing
- Reduction in spacing may bring other mechanisms such as parasitic channel (source – drain leakage)
- Beware of I/O elements such as ESD protection





After Gerardin, RADECS 2015

### **Technological Trends (2)**



Available results (rare) on high-k dielectric and strained silicon technologies do not show to date a negative impact of these features on TID performance.





After Gerardin, RADECS 2015

















#### **Technological trend: FINFETs**





Narrow FinFETs less susceptible to TID due to lower impact of traps in BOX

# **Summary: Technologies susceptible to TID effects**



| Technology category       | Sub categories        | Effects                                                  |
|---------------------------|-----------------------|----------------------------------------------------------|
| MOS                       | NMOS                  | Threshold voltage shift                                  |
|                           | PMOS                  | Decrease in drive current                                |
|                           | CMOS                  | Decrease in switching speed                              |
|                           | CMOS/SOS/SOI          | Increased leakage current                                |
| BJT                       |                       | hFE degradation, particularly for low-current conditions |
| JFET                      |                       | Enhanced source-drain leakage currents                   |
| Analogue microelectronics |                       | Changes in offset voltage and offset current             |
| (general)                 |                       | Changes in bias-current                                  |
|                           |                       | Gain degradation                                         |
| Digital microelectronics  |                       | Enhanced transistor leakage                              |
| (general)                 |                       | Logic failure from (1) reduced gain (BJT), or            |
|                           |                       | (2) threshold voltage shift and reduced                  |
|                           |                       | switching speeds (CMOS)                                  |
| CCDs                      |                       | Increased dark currents                                  |
|                           |                       | Effects on MOS transistor elements (described            |
|                           |                       | above)                                                   |
|                           |                       | Some effects on CTE                                      |
| APS                       |                       | Changes to MOS-based circuitry of imager (as             |
|                           |                       | described above) - including changes in pixel            |
|                           |                       | amplifier gain                                           |
| MEMS                      |                       | Shift in response due to charge build-up in              |
|                           |                       | dielectric layers near to moving parts                   |
| Quartz resonant crystals  |                       | Frequency shifts                                         |
| Optical materials         | Cover glasses         | Increased absorption                                     |
|                           | Fibre optics          | Variation in absorption spectrum (coloration)            |
|                           | Optical components,   |                                                          |
|                           | coatings, instruments |                                                          |
|                           | and scintillators     |                                                          |

[ECSS-E-10-12]























# Bibliography



#### **IEEE NSREC 2011 short course notes**

Tim Oldham, Basic Mechanisms of TID and DDD response in MOS and Bipolar Microelectronics

#### **SOI** conference short course notes

J. R. Schwank and P. E. Dodd, "Radiation Effects in SOI Microelectronics."

#### **RADECS 2015 short course notes**

ESA UNCLASSIFIED - For Official Use

Simone Gerardin, "Space radiation effects in modern and advanced electronics devices."

ECSS E-ST-10-12C, "Methods for the calculation of radiation received and its effects, and a policy for design margins", http://www.ecss.nl/

**A. Holmes-Siedle, L. Adams.** "Handbook of Radiation Effects", Oxford University Press



# Total Ionising Dose Testing

ESA UNCLASSIFIED - For Official Use

# Irradiation testing (introduction 1)



Irradiation testing is performed to identify whether a component meets specification / application requirements when exposed to desired / application radiation doses.





ESA UNCLASSIFIED - For Official Use

## Irradiation testing (introduction 2)



- Irradiation testing is performed for a variety of reasons
  - •Testing carried out as part of component manufacturing / radiation hardening; terrestrial and space applications (e.g. by ASIC manufacturer)
  - •Testing carried out as part of evaluation / qualification activities (e.g. ESCC22900)
  - •Testing carried out as part of space project activity (e.g. Lot Acceptance Testing (LAT)).
  - •Testing performed as part of standardisation activities (e.g. to develop irradiation test methods, Radiation Hardness Assurance requirements)

ESA UNCLASSIFIED - For Official Use

## Irradiation Test Principles (1)



- Irradiation tests are performed to characterise all radiation effect types
- Test principals are the same
- However, each radiation effect has its particularity, for example:
  - •TID testing (cumulative effect) may require extended time (months) at irradiation test facilities (in particular for ELDRS testing). Material activation not a problem if testing with photons (e.g. Co60 source)



















# Irradiation Test Principles (2)



Personnel safety

• Can not use devices for flight following irradiation testing. TID is a **destructive** test.



Radiation Exposure

 Heavy Ions, protons, neutrons, gammas, electrons, X-rays Device under test

Testing at facility, Test Equipment





Measure dose / fluence, dose rate / flux

Transport from / to laboratory

ESA UNCLASSIFIED - For Official Use

## Irradiation Test Principles (3)





## TID test complexity



- The complexity of TID testing varies with the complexity of the tested device and the application / environmental condition for which the device shall be tested at.
- Thus, TID testing may be as simple as testing a bipolar transistor or more complex such as testing a high speed ADC or ASICs.
- For complex devices, electrical characterisations at each intermediate measurement (e.g 10krad step) can be long -> the 2hr window allowed by the ESCC22900 btw 2 irradiation sequences can be an issue (use several test benches, dry ice etc to alleviate)





ESA UNCLASSIFIED - For Official Use

# Parameter influence on TID sensitivity



- TID testing is performed to recreate the physical mechanisms involved when devices are exposed to the space environment. We are typically concerned about:
  - Oxide trapping
  - Interface trapping
  - Radiation induced leakage current
  - Gain degradation
  - Modification of timing characteristics, etc.
- All these effects are dependent on conditions such as
  - •Temperature (testing in flight conditions can be challenging for e.g. sensors operated at cryogenic temperatures)
  - •Electrical fields across oxides (magnitude and polarity, thus biasing conditions)
  - •Dose rates (Industry not always in agreement with ESA on dose rate in particular for ELDRS testing)
  - Process and technology
  - Application conditions, etc.
  - Aim at "Test as you fly, fly as you test"





























## Radiation sources applied



- TID testing employing <sup>60</sup>Co facilities (gamma source) has over the years become the de-facto standard test method.
- In some cases electrons, protons and x-rays are also used to perform TD testing.
- Care has to be shown when employing other sources than <sup>60</sup>Co (dosimetry and dose rate).
- We are not concerned with gammas in space. However, empirically it has been shown that 60Co testing is conservative compared to testing with protons or electrons.
- This is due to the electron-hole pair generation (ionisation) yield (recombination efficiency) in matter that varies with particle species, energy and field across oxide.

## Recombination and yield



Depends on radiation source and field over oxide



After: JPL course by J.Conley

<sup>60</sup>Co irradiation is considered **worst case** and has become a **standard** for TID testing.

ESA UNCLASSIFIED - For Official Use



























**European Space Agency** 

#### TID - Radiation Sources and Dose Rates





 The laboratory dose rates are significantly higher than the actual space dose rates, testing according to test standards gives conservative estimates of CMOS devices TID sensitivity

After A Holmes Siedle and L Adams, Oxford Un. Press, 1993

ESA | 09-10/05/2017 | Slide 55

ESA UNCLASSIFIED - For Official Use

## <sup>60</sup>Co Test Facilities



- ESTEC 60Co Facility (https://escies.org/)
  - •Dose rates:
    - 6 krad/h (next to source) down to 36 rad/h (at the end wall)
    - -ISO17025 certified dosimetry chain





Ceiling Height: 3720mm Beam Height: 1100mm

# ESTEC's 60Co Test Facility "live footage"

























## <sup>60</sup>Co Test Facilities



- A number of other facilities in Europe
  - Medical application
  - Sterilization (food, medical equipment)
  - Research (e.g. biology)
  - Dedicated component radiation facilities



Medical facility (Cancer therapy)



<sup>60</sup>Co pool facility



Shepherd facility (self standing, shielded room not required)

ESA UNCLASSIFIED - For Official Use

## Standard, test methods (1)



- ESCC 22900
  - •Total Dose Steady-State Irradiation Test Method. Issue 5 released in 2016.
- Others
  - •MIL-STD883G Method 1019.9 "*Ionizing Radiation (Total Dose) Test Procedure*"
  - •MIL-STD750E Method 1019.5 "Steady-state Total Dose Irradiation Procedure"
  - •ASTM F 1892-06 "Standard Guide for Ionizing Radiation (Total Dose) Effects Testing of Semiconductor"

Dadiation anvironmen

ESA UNCLASSIFIED - For Official Use

## Standard, test methods (2)



ESCC 22900 splits into three domains

#### Evaluation

- -Main objectives to establish worst case conditions for TID qualification (specific for device/technology).
  - -Dose level
  - -Dose rate effects
  - -Bias dependency
  - -Critical parameters
  - Annealing effects
  - -Etc.

#### Qualification

- -Main objectives to qualify or verify a specific device and/or diffusion lot
- -Test conditions defined in TID evaluation testing

#### Testing outside of an ESCC context

- -New section introduced when ESCC qualification is not targeted
- -Same test flow as for the the ESCC evaluation/qualification but:
- -No hard requirements in terms of sample size, dose rates, pass/fail criteria (can be project and/or application specific not just related to the datasheet).

ESA UNCLASSIFIED - For Official Use

## ESCC22900 highlights, sample size



- ESCC evaluation: A minimum of 11 samples at random from two different wafer lots. Making a minimum of 22 samples.
- ESCC qualification: A minimum of 11 samples at random per wafer lot
- The requirements above are meant for component manufacturers seeking **ESCC** qualification
- Equipment manufacturers loosely employ 11 devices for their Radiation Verification Testing (RVT) or Radiation Lot Acceptance Testing (RADLAT).
- Equipment manufacturers modify this requirement to typically irradiate test 3 to 5 devices per radiation condition.
- However, in some cases equipment manufacturers may use lower sample numbers (e.g. for bipolar based ICs 3 samples in biased mode and 1 sample in unbiased mode). Not recommended as gives low statistical confidence.
- In some cases for very expensive parts, number of samples may be reduced.

Radiation environment and its effects in EEE components and hardness assurance for space applications, CERN-ESA-SSC workshop

ESA UNCLASSIFIED - For Official Use

## ESCC22900 highlights, dose rate



- Dose rate windows modified in latest version of ESCC22900:
  - Window 1: 360(Si)rad/h to 180(Si)krad/h
  - Window 2: 36(Si)rad/h to 360(Si)rad/h
- Window 1 has been extended in support of European component manufacturers (enabling them to apply MIL-STD dose rates) and suppress the gap between the 2 windows (lower rate of Window 1 was 3.6krad(Si)/h).
- For bipolar based devices and for some ESA missions the Agency requirement states 36rad(Si)/h. However, this has in many cases been strongly contested by industry who prefer to use 360rad(Si)/h.

## TID testing practical considerations



- Skip Evaluation testing and go directly to Radiation Verification Testing (RVT) (section 7 in the ESCC22900 "Outside of an ESCC context")
- Select Dose level from design needs rather than device capability
- Sample number is often reduced by industry (employ statistical method to calculate associated margin)
- Select Bias- and test condition based on application conditions ("Test as you fly, fly as you test"!)
- Might need to split test into more than one bias case
- Critical electrical parameters selected from design requirements
- Previous knowledge for similar technologies. Some examples
  - •Bipolar, low dose rate (ELDRS) is worst case
  - MOS, high dose rate is worst case (mostly)
  - •Bipolar devices may be more sensitive un-biased
  - •=> in all cases split test, biased and un-biased























## **Typical test method**







Parameter: Negative input current low level

TID characterisation of Hitachi HM6216255H 4Mb static RAM. CMOS technology

Dose rate: 200rad/h

Out of specified limits between 32 and 47 krad.

Following annealing parameter return to preirradiation levels

ESA UNCLASSIFIED - For Official Use

## **ELDRS** testing (example 1)





- Two irradiation tests of TI UCC1806 (different lot and fab)
- Dose rate: 36 rad/h in both cases
- Fab B performs better than Fab A
- At the time of testing TI claimed 30krad tolerance (based on old data)
- ELDRS testing usually large spread in results. Sample size important. Small sample size results in large margins.

ESA UNCLASSIFIED - For Official Use

## **ELDRS** testing (example 2)





- ELDRS testing usually large spread in results. Sample size important. Small sample size results in large margins.
- As opposed to CMOS unbiased testing of bipolar based devices ICs in some cases more damaging.
- Annealing of bipolar based ICs do not always provide useful information of device performance (although rare case of rebound effect reported).

## Before Going to a Radiation Test Facility



(also to a large extent applicable to DD and SEE testing)

- Ensure that a comprehensive test plan is in place
- The test plans shall include all information necessary to ensure a successful irradiation test campaign and as a minimum shall:
  - identify test standard employed
  - identify test samples (labeling), date code, lot number
  - identify the parameters to be tested
  - Identify pass/fail criteria
  - define the test environment
    - Operational conditions
    - Thermal environment
    - •Other environmental requirements
  - identify the irradiation source
  - define dose rate and dose steps
  - •measurement sequence including timing requirements (e.g. time between testing and initiation of irradiation tests)
  - annealing sequence
- More information may be found in the ESCC22900
- Before coming to the facility ensure that test system is compliant with facility requirements.

































## At the Facility



- **Ensure that facility is compliant with your requirements** 
  - •Need to be able to cater intermediate parametric measurements within required time (less than 1 to 2 hours).
  - Possibly maintain equipment for annealing tests
- Dosimetry usually done by facility staff and accurate to  $\sim \pm 5\%$  to  $\pm 10\%$ 
  - •ion chambers (TID, DD)
  - •silicon surface barrier detectors (TID)
  - •Geiger-müller, (TID)
  - •Termo-luminescent dosimeters (TID)
- Dosimetry is important and human errors can occur!
  - Take care
  - •Possibly dosimetry performed by customer (bring reference dosimeter)
  - Spare devices can be useful if re-test needed
- Time required at facility (test to 100krad).
  - •For CMOS testing at high dose rate: approximately 3 (at 36krad/h) to 27 (at 3.6krad/h) hours
  - •For bipolar based devices: Approximately 12 (at 360rad/h) to 120 (at 36 rad/h) days
- Plan for transportation
  - •It may be better to perform intermediate measurements at your laboratory (test equipment not mobile). Require shipping devices back and forth to irradiation facility. But beware of annealing (dry ice an option to mitigate)
  - •Alternatively, use more devices at the irradiation facility to cover a number of dose steps prior to intermediate measurements at your laboratory































## To remember for TID testing



- Usually employ <sup>60</sup>Co facility
- Test sample may be used as is, no de-lidding necessary (no range issues with gamma-rays)
- Irradiation in air (no vacuum), no material activation.
- Minimum 5 samples per irradiation condition is recommended
- Biasing conditions:
  - Bipolar based ICs, irradiated both biased and unbiased at low dose
     rates
  - •CMOS typically irradiated biased and unbiased at high dose rates
- Beam time cheaper than proton and heavy ion testing

Naule

ESA UNCLASSIFIED - For Official Use























#### **TID Irradiation Test Facilities**



- Isotron UK: providing 60Co, electron beam and protons up to 10MeV. <a href="http://www.isotron.com/">http://www.isotron.com/</a>
- ENEA-Casaccia (Rome, Italy) Calliope 60Co gamma ray facility (in pool) <a href="http://www.casaccia.enea.it/">http://www.casaccia.enea.it/</a>
- Náyade-CIEMAT (Madrid, Spain) 60Co irradiation test facility (in a pool) <a href="http://www.ciemat.es">http://www.ciemat.es</a>
- UCL (Louvain-la-Neuve, Belgium) 60Co facility, <a href="http://www.uclouvain.be/en-universite.html">http://www.uclouvain.be/en-universite.html</a>
- CEA (Saclay, France) 60Co facility <a href="http://www.cea.fr/le\_cea/les\_centres\_cea/saclay">http://www.cea.fr/le\_cea/les\_centres\_cea/saclay</a>
- ONERA DESP (Toulouse, France) 60 Co facility, <a href="http://www.onera.fr/desp-en/facilities.php">http://www.onera.fr/desp-en/facilities.php</a>
- ESTEC (Noordwijk, The Netherlands) 60Co facility, <a href="https://escies.org/ReadArticle?docId=251">https://escies.org/ReadArticle?docId=251</a>
- TRAD GAMRAY (Toulouse, France) 60Co facility, <a href="http://www.trad.fr/GAMRAY-Co60-Irradiation-Facility-118.html">http://www.trad.fr/GAMRAY-Co60-Irradiation-Facility-118.html</a>
- ALTER RADLAB (Seville, Spain) 60Co facility, <a href="http://www.altertechnology.com/atn/en">http://www.altertechnology.com/atn/en</a>

Radiation environment and its effects in EEE components and hardness assurance for space applications, CERN-ESA-SSC workshop

ESA UNCLASSIFIED - For Official Use

# **Bibliography**



- RADECS 2003 short course notes
  - •Juan C. Rodríguez, "Radiation Engineering Methods For Space Applications; Total Dose."
- A. Holmes-Siedle, L. Adams. "Handbook of Radiation Effects",
   Oxford University Press
- ECSS E-ST-10-12C, "Methods for the calculation of radiation received and its effects, and a policy for design margins", <a href="http://www.ecss.nl/">http://www.ecss.nl/</a>
  - •With Handbook, <u>ECSS-E-HB-10-12A</u> "Calculation Of Radiation And Its Effects And Margin Policy Handbook" http://ecsswiki.esa.int

ESA UNCLASSIFIED - For Official Use